## **LP\_TIMER IO Description:**

- S\_AXI: AXI Lite interface connected as a Microblaze peripheral. In order to access the
  timer value, you can simply issue a read transaction at any address offset to the base
  address assigned in address editor, and the timer value will appear on the RDATA line
- **Ip\_start:** start signal to start the timer, should be pulsed for only one clock cycle. If this signal is pulsed, the value in the timer resets to 0, and timing counters start.
- **Ip\_end:** end signal to end the timer, should be pulsed for only one clock cycle. If this signal is pulsed, the timer is stopped, and the S\_AXI READY signals go high, indicating that there is valid timing data available to be read.

#### FIFO\_READ\_INTERFACE IO Description:

- **rst\_busy:** when FIFO is being reset it takes ~60 cycles to clear the buffer and initialize FIFO, so FIFO\_READ\_INTERFACE needs to wait until that is done
- fifo\_full: asserted when FIFO is full
- num\_cols (NOTE: this will be changed to num\_elements): the number of elements you want to read from memory
- addr\_offset: the address to start reading from, needs to correspond to a memory mapped peripheral memory.
  - Example 1: if DDR is located at 0x8000\_0000 in Address Editor, then to read the first 64 elements of DDR, you would set addr\_offset = 0x8000\_0000, and num\_cols (i.e. num\_elements) = 64.
  - Example 2: if tableau is located at 0x0100\_0000 in DDR (and DDR is at 0x8000\_000 in Address Editor), then you would set addr\_offset = 0x8100\_0000, num cols = NUM COLS OF TABLEAU.
  - Example 3: if BRAM is located at 0x0ECE\_0532 in Address Editor and you want to read an entire column, then set addr\_offset = 0x0ECE\_0532, num\_cols (i.e. num\_elements) = NUM ROWS OF TABLEAU
- start: start signal to begin reading from memory and writing results to FIFO
- M AXIS: AXI Stream interface to write to FIFO
- **M\_AXI:** Full AXI interface to read from memory (either DDR or BRAM)
- done (much more akin to "busy" than done, will rename): set to 1 if FIFO\_READ\_INTERFACE is chilling, set to 0 if FIFO\_READ\_INTERFACE if currently in the process of reading from memory and writing to FIFO

Each memory component, whether DDR or BRAM, should have a FIFO READ and FIFO WRITE Master interface to enable reading and writing. For example, for a design with 2 BRAM blocks and a DDR block:

```
FIFO_READ_BRAM_1 ---> | | ---> BRAM Controller 1
FIFO_WRITE_BRAM_1 ---> | | | ---> BRAM Controller 2
FIFO_READ_BRAM_2 ---> | AXI | ---> DDR
FIFO_WRITE_BRAM_2 ---> | INTRCNCT |
FIFO_READ_DDR ---> | | |
FIFO_WRITE_DDR ---> | |
```

# FIFO\_WRITE\_INTERFACE IO Description:



- Summary: this block reads data from a FIFO and writes the data that it reads to memory.
- **rst\_busy:** when FIFO is being reset it takes ~60 cycles to clear the buffer and initialize FIFO, so FIFO\_READ\_INTERFACE needs to wait until that is done (this rst comes from the **rd\_rst\_busy** signal from FIFO)
- **fifo\_full:** comes from the FIFO, lets the block know if the FIFO is empty.

- **num\_elements:** the number of elements you want to write to memory
  - Note: this is a parameterized signal. Double click on the fifo\_write\_interface to change it to your desired width.
- addr\_offset: the address to start writing to, needs to correspond to a memory mapped peripheral memory.
  - Example 1: if DDR is located at 0x8000\_0000 in Address Editor, then to read 64 elements from a FIFO and write them to DDR, you would set addr\_offset = 0x8000\_0000, and num\_cols (i.e. num\_elements) = 64.
  - Example 2: if tableau is located at 0x0100\_0000 in DDR (and DDR is at 0x8000\_000 in Address Editor), then you would set addr\_offset = 0x8100\_0000.
  - Example 3: if BRAM is located at 0x0ECE\_0532 in Address Editor and you want to write an entire column, then set addr\_offset = 0x0ECE\_0532, num\_elements = NUM ROWS OF TABLEAU
- start: start signal to begin reading from FIFO and writing results to memory, this signal should ONLY come from the fifo\_redirect block
- **S\_AXIS:** AXI Stream interface to read from FIFO
- M\_AXI: Full AXI interface to write to memory (either DDR or BRAM)
- busy: set to 0 if FIFO\_WRITE\_INTERFACE is chilling, set to 1 if FIFO\_WRITE\_INTERFACE if currently in the process of reading from FIFO and writing to memory

### FIFO\_REDIRECT IO Description:



- Summary: this block takes data from the final update LP module, and redirects it to a
  FIFO based on its location in the tableau (i.e. if element is in objective row, it should be
  written to objective row BRAM through a FIFO. If element is in RHS column, it should be
  written to RHS column BRAM through a FIFO. As well, every single element should be
  written back to DDR through a FIFO).
- **S\_AXIS**: the AXI stream signal coming from the update lp block
- tableau\_num\_cols / total\_size num\_rows: [Constant] the number of cols and the total size of the tableau, should be provided by the mblaze lp bridge

- rst\_busy\_\$\$\$: see FIFO\_read\_interface and FIFO\_write\_interface. These signals should come from the wr\_rst\_busy ports from each FIFO respectively. (i.e. the rst\_busy\_rhs\_col signal should be connected to the wr\_rst\_busy port of the FIFO that is connected to the FIFO\_write\_interface that writes to the RHS Col BRAM) [See block diagram]
- Important: all writeback FIFOs share the same TDATA signal, and the "steering" is performed solely by the fact that each FIFO has its own TVALID and TREADY signal. For example, let's say there is an element I want to write to both DDR and RHS COL BRAM, then I would assert M\_AXIS\_TVALID\_DDR and M\_AXIS\_TVALID\_RHS\_COL. This effectively saves us having to instantiate 3 full-on AXIS interfaces, which should help with routing.
- M\_AXIS\_TDATA: the data going to the FIFO, and is shared by all three writeback FIFOs.
- M\_AXIS\_TVALID/TREADY\_\$\$\$: the "steering" control signals for each individual FIFO. If I want to write to FIFO XYZ, I assert M\_AXIS\_TVALID\_XYZ. I can write to multiple FIFOs simultaneously this way.
- **busy:** this signal is set to 0 when the redirect module is not currently steering the write operation of the entire tableau back to DDR (and steering the required elements to BRAM simultaneously), otherwise it is set to 1.
- **done:** this signal is asserted for a single clock cycle once the steering is complete and all elements go to where they need to go.
- start [IMPORTANT!!!]: this signal should only be going to all fifo\_write\_interface blocks. It is a handshaking signal that synchronizes when to start reading from FIFOs and writing to memory (see block diagram below).

# Connectivity Diagram of FIFO\_WRITE\_INTERFACE and FIFO\_REDIRECT



Green = FIFO\_redirect, orange = FIFO\_write + the actual FIFOs, purple = memory (RHS COL BRAM, OBJ ROW BRAM, DDR)

Much higher quality image link: <a href="https://ibb.co/znNcN8c">https://ibb.co/znNcN8c</a>